aboutsummaryrefslogtreecommitdiff
path: root/README.md
blob: c0cdfceff0a2a248804fdc7e331a87a196a1c14e (plain) (blame)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30

   

fpga-mkm

Introduction

This core implements a FPGA based, active Master Key Memory (MKM).

The memory provides access control, anti-remanence functionality and tamper detection protection with ns zeriosation latency.

The target FPGA family is the Lattice iCE40 that can be kept in stand-by with a small battery. The target design flow is the [http://www.clifford.at/icestorm/ "Project IceStorm"] fully open source Verilog-to-Bitstream flow for iCE40 FPGAs.

The core provides a SPI slave interface for connectivity and one or more tamper event inputs. Finally there might be a LED that provides status. At least during debugging.

Status

Spec is being developed. Core not implemented. Does NOT work.

Implementation details

Implementation results

TBW.