1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
|
//======================================================================
//
// cipher_selector.v
// -----------------
// Top level wrapper that creates the Cryptech coretest system.
// The wrapper contains instances of external interface, coretest
// and the core to be tested. And if more than one core is
// present the wrapper also includes address and data muxes.
//
//
// Authors: Joachim Strombergson, Paul Selkirk, Pavel Shatov
// Copyright (c) 2014-2015, NORDUnet A/S All rights reserved.
//
// Redistribution and use in source and binary forms, with or without
// modification, are permitted provided that the following conditions are
// met:
// - Redistributions of source code must retain the above copyright notice,
// this list of conditions and the following disclaimer.
//
// - Redistributions in binary form must reproduce the above copyright
// notice, this list of conditions and the following disclaimer in the
// documentation and/or other materials provided with the distribution.
//
// - Neither the name of the NORDUnet nor the names of its contributors may
// be used to endorse or promote products derived from this software
// without specific prior written permission.
//
// THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
// IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
// TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A
// PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
// HOLDER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
// SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED
// TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
// PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
// LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
// NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
// SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
//
//======================================================================
module cipher_selector
(
input wire sys_clk,
input wire sys_rst,
input wire sys_ena,
input wire [13: 0] sys_eim_addr,
input wire sys_eim_wr,
input wire sys_eim_rd,
output wire [31 : 0] sys_read_data,
input wire [31 : 0] sys_write_data,
output wire sys_error
);
//----------------------------------------------------------------
// Address Decoder
//----------------------------------------------------------------
// upper 6 bits specify core being addressed
wire [ 5: 0] addr_core_num = sys_eim_addr[13: 8];
// lower 8 bits specify register offset in core
wire [ 7: 0] addr_core_reg = sys_eim_addr[ 7: 0];
//----------------------------------------------------------------
// List of Available Cores
//----------------------------------------------------------------
// Comment following lines to exclude cores from implementation.
`define USE_CORE_AES
`define USE_CORE_CHACHA
//----------------------------------------------------------------
// Core Address Table
//----------------------------------------------------------------
localparam CORE_ADDR_AES = 6'd0;
localparam CORE_ADDR_CHACHA = 6'd1;
//----------------------------------------------------------------
// AES
//----------------------------------------------------------------
`ifdef USE_CORE_AES
wire enable_aes = sys_ena && (addr_core_num == CORE_ADDR_AES);
wire [31: 0] read_data_aes;
wire error_aes;
aes aes_inst
(
.clk(sys_clk),
.reset_n(~sys_rst),
.cs(enable_aes & (sys_eim_rd | sys_eim_wr)),
.we(sys_eim_wr),
.address(addr_core_reg),
.write_data(sys_write_data),
.read_data(read_data_aes),
.error(error_aes)
);
`endif
//----------------------------------------------------------------
// CHACHA
//----------------------------------------------------------------
`ifdef USE_CORE_CHACHA
wire enable_chacha = sys_ena && (addr_core_num == CORE_ADDR_CHACHA);
wire [31: 0] read_data_chacha;
wire error_chacha;
chacha chacha_inst
(
.clk(sys_clk),
.reset_n(~sys_rst),
.cs(enable_chacha & (sys_eim_rd | sys_eim_wr)),
.we(sys_eim_wr),
.address(addr_core_reg),
.write_data(sys_write_data),
.read_data(read_data_chacha),
.error(error_chacha)
);
`endif
//----------------------------------------------------------------
// Output (Read Data) Multiplexor
//----------------------------------------------------------------
reg [31: 0] sys_read_data_mux;
assign sys_read_data = sys_read_data_mux;
reg sys_error_mux;
assign sys_error = sys_error_mux;
always @*
//
case (addr_core_num)
//
`ifdef USE_CORE_AES
CORE_ADDR_AES:
begin
sys_read_data_mux = read_data_aes;
sys_error_mux = error_aes;
end
`endif
`ifdef USE_CORE_CHACHA
CORE_ADDR_CHACHA:
begin
sys_read_data_mux = read_data_chacha;
sys_error_mux = error_chacha;
end
`endif
//
default:
begin
sys_read_data_mux = {32{1'b0}};
sys_error_mux = 1;
end
//
endcase
endmodule
//======================================================================
// EOF cipher_selector.v
//======================================================================
|