aboutsummaryrefslogtreecommitdiff
path: root/build
diff options
context:
space:
mode:
authorPavel V. Shatov (Meister) <meisterpaul1@yandex.ru>2020-01-21 15:45:18 +0300
committerPavel V. Shatov (Meister) <meisterpaul1@yandex.ru>2020-01-21 15:45:18 +0300
commitd6f47a422d1e41edb7b25b83e81931a19efd7ff0 (patch)
tree198e8542489d8e1170eabacdef3564ac2493078d /build
parent7bf84ba5628678abc9d9ffa58c639eca7f3e095b (diff)
Tweak the Makefile to match the new Alpha platform.
Diffstat (limited to 'build')
-rw-r--r--build/Makefile8
1 files changed, 7 insertions, 1 deletions
diff --git a/build/Makefile b/build/Makefile
index ca5d735..218e444 100644
--- a/build/Makefile
+++ b/build/Makefile
@@ -20,7 +20,10 @@ ucf ?= ../ucf/$(project).ucf
# Verilog include directories, if needed
-vlgincdir = $(CORE_TREE)/lib/lowlevel $(CORE_TREE)/math/ecdsalib/rtl/microcode
+vlgincdir = \
+ $(CORE_TREE)/lib/lowlevel \
+ $(CORE_TREE)/math/ecdsalib/rtl/microcode \
+ $(CORE_TREE)/lib/util
all: $(project).bit
@@ -47,7 +50,10 @@ vfiles = \
$(CORE_TREE)/platform/alpha/rtl/alpha_regs.v \
$(CORE_TREE)/platform/alpha/rtl/alpha_clkmgr.v \
$(CORE_TREE)/platform/alpha/rtl/clkmgr_mmcm.v \
+ $(CORE_TREE)/platform/alpha/rtl/clkmgr_mmcm_ctrl.v \
./core_selector.v \
+ $(CORE_TREE)/platform/alpha/rtl/clkmgr_reset_gen.v \
+ $(CORE_TREE)/platform/common/extra/reset_replicator.v \
$(CORE_TREE)/comm/fmc/src/rtl/fmc_arbiter.v \
$(CORE_TREE)/comm/fmc/src/rtl/fmc_d_phy.v \
$(CORE_TREE)/comm/fmc/src/rtl/fmc_indicator.v \