aboutsummaryrefslogtreecommitdiff
path: root/stm32_driver
AgeCommit message (Collapse)Author
2018-12-19 * Rewritten from scratch, uses the same hardware architecture as the Ed25519HEADmasterPavel V. Shatov (Meister)
core for better timing performance * Removed custom modular inversion sub-module, now uses micro-coded modular inversion routine based on Fermat's little theorem (~10% faster) * Uses math primitives from core/lib * Added randomized test vector (see user/shatov/ecdsa_fpga_model/test_vectors/)
2018-04-17Modified the test program to verify that changes in Verilog do work.fixPavel V. Shatov (Meister)
2018-04-01Added more test vectors to trigger the virtually never taken path in the curvePavel V. Shatov (Meister)
point addition routine.
2017-03-07Promote to a repository in the core tree.Rob Austein
Change name of reset signal from rst_n to reset_n for consistancy with other Cryptech cores. Code common between this core and the ecdsa384 core split out into a separate library repository. Minor cleanup (Windows-isms, indentation).
2017-02-12Various clean-upsPavel V. Shatov (Meister)
* Added sample C program for STM32 to test the core in hardware * Parametrized math modules are now instantiated with explicit operand width for clarify (previously relied on default parameter values in underlying modules) * Fixed some comments