diff options
author | Paul Selkirk <pselkirk@isc.org> | 2015-03-17 13:48:28 +0100 |
---|---|---|
committer | Paul Selkirk <pselkirk@isc.org> | 2015-03-17 13:48:28 +0100 |
commit | fa9d69e65ce17f47a3bf84517f3fb2b38bc55575 (patch) | |
tree | 8ce5b0b1868ca25e02cf6284cc0d25b79a7264bb /src | |
parent | 149ffe9ade5492cc70f153788aa9ab063a46de8a (diff) |
Rearrange cores.
Diffstat (limited to 'src')
-rw-r--r-- | src/rtl/uart.v | 333 | ||||
-rw-r--r-- | src/rtl/uart_regs.v | 149 |
2 files changed, 149 insertions, 333 deletions
diff --git a/src/rtl/uart.v b/src/rtl/uart.v deleted file mode 100644 index 2a8de70..0000000 --- a/src/rtl/uart.v +++ /dev/null @@ -1,333 +0,0 @@ -//====================================================================== -// -// uart.v -// ------ -// Top level wrapper for the uart core. -// -// A simple universal asynchronous receiver/transmitter (UART) -// interface. The interface contains 16 byte wide transmit and -// receivea buffers and can handle start and stop bits. But in -// general is rather simple. The primary purpose is as host -// interface for the coretest design. The core also has a -// loopback mode to allow testing of a serial link. -// -// Note that the UART has a separate API interface to allow -// a control core to change settings such as speed. But the core -// has default values to allow it to start operating directly -// after reset. No config should be needed. -// -// -// Author: Joachim Strombergson -// Copyright (c) 2014, SUNET -// -// Redistribution and use in source and binary forms, with or -// without modification, are permitted provided that the following -// conditions are met: -// -// 1. Redistributions of source code must retain the above copyright -// notice, this list of conditions and the following disclaimer. -// -// 2. Redistributions in binary form must reproduce the above copyright -// notice, this list of conditions and the following disclaimer in -// the documentation and/or other materials provided with the -// distribution. -// -// THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS -// "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT -// LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS -// FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE -// COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, -// INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, -// BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; -// LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER -// CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, -// STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) -// ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF -// ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. -// -//====================================================================== - -module uart( - input wire clk, - input wire reset_n, - - // External interface. - input wire rxd, - output wire txd, - - // Internal receive interface. - output wire rxd_syn, - output [7 : 0] rxd_data, - input wire rxd_ack, - - // Internal transmit interface. - input wire txd_syn, - input wire [7 : 0] txd_data, - output wire txd_ack, - - // API interface. - input wire cs, - input wire we, - input wire [7 : 0] address, - input wire [31 : 0] write_data, - output wire [31 : 0] read_data, - output wire error, - - // Debug output. - output wire [7 : 0] debug - ); - - - //---------------------------------------------------------------- - // Internal constant and parameter definitions. - //---------------------------------------------------------------- - // API addresses. - parameter ADDR_CORE_NAME0 = 8'h00; - parameter ADDR_CORE_NAME1 = 8'h01; - parameter ADDR_CORE_TYPE = 8'h02; - parameter ADDR_CORE_VERSION = 8'h03; - - parameter ADDR_BIT_RATE = 8'h10; - parameter ADDR_DATA_BITS = 8'h11; - parameter ADDR_STOP_BITS = 8'h12; - - // Core ID constants. - parameter CORE_NAME0 = 32'h75617274; // "uart" - parameter CORE_NAME1 = 32'h20202020; // " " - parameter CORE_TYPE = 32'h20202031; // " 1" - parameter CORE_VERSION = 32'h302e3031; // "0.01" - - // The default bit rate is based on target clock frequency - // divided by the bit rate times in order to hit the - // center of the bits. I.e. - // Clock: 50 MHz, 9600 bps - // Divisor = 50*10E6 / 9600 = 5208 - parameter DEFAULT_BIT_RATE = 16'd5208; - parameter DEFAULT_DATA_BITS = 4'h8; - parameter DEFAULT_STOP_BITS = 2'h1; - - - //---------------------------------------------------------------- - // Registers including update variables and write enable. - //---------------------------------------------------------------- - reg [15 : 0] bit_rate_reg; - reg [15 : 0] bit_rate_new; - reg bit_rate_we; - - reg [3 : 0] data_bits_reg; - reg [3 : 0] data_bits_new; - reg data_bits_we; - - reg [1 : 0] stop_bits_reg; - reg [1 : 0] stop_bits_new; - reg stop_bits_we; - - - //---------------------------------------------------------------- - // Wires. - //---------------------------------------------------------------- - wire [15 : 0] bit_rate; - wire [1 : 0] stop_bits; - - wire core_rxd; - wire core_txd; - - wire core_rxd_syn; - wire [7 : 0] core_rxd_data; - wire core_rxd_ack; - - wire core_txd_syn; - wire [7 : 0] core_txd_data; - wire core_txd_ack; - - reg [31 : 0] tmp_read_data; - reg tmp_error; - - - //---------------------------------------------------------------- - // Concurrent connectivity for ports etc. - //---------------------------------------------------------------- - assign txd = core_txd; - assign core_rxd = rxd; - - assign rxd_syn = core_rxd_syn; - assign rxd_data = core_rxd_data; - assign core_rxd_ack = rxd_ack; - - assign core_txd_syn = txd_syn; - assign core_txd_data = txd_data; - assign txd_ack = core_txd_ack; - - assign read_data = tmp_read_data; - assign error = tmp_error; - - assign debug = core_rxd_data; - - - //---------------------------------------------------------------- - // core - // - // Instantiation of the uart core. - //---------------------------------------------------------------- - uart_core core( - .clk(clk), - .reset_n(reset_n), - - // Configuration parameters - .bit_rate(bit_rate_reg), - .data_bits(data_bits_reg), - .stop_bits(stop_bits_reg), - - // External data interface - .rxd(core_rxd), - .txd(core_txd), - - // Internal receive interface. - .rxd_syn(core_rxd_syn), - .rxd_data(core_rxd_data), - .rxd_ack(core_rxd_ack), - - // Internal transmit interface. - .txd_syn(core_txd_syn), - .txd_data(core_txd_data), - .txd_ack(core_txd_ack) - ); - - - //---------------------------------------------------------------- - // reg_update - // - // Update functionality for all registers in the core. - // All registers are positive edge triggered with - // asynchronous active low reset. - //---------------------------------------------------------------- - always @ (posedge clk or negedge reset_n) - begin: reg_update - if (!reset_n) - begin - bit_rate_reg <= DEFAULT_BIT_RATE; - data_bits_reg <= DEFAULT_DATA_BITS; - stop_bits_reg <= DEFAULT_STOP_BITS; - end - else - begin - if (bit_rate_we) - begin - bit_rate_reg <= bit_rate_new; - end - - if (data_bits_we) - begin - data_bits_reg <= data_bits_new; - end - - if (stop_bits_we) - begin - stop_bits_reg <= stop_bits_new; - end - - end - end // reg_update - - - //---------------------------------------------------------------- - // api - // - // The core API that allows an internal host to control the - // core functionality. - //---------------------------------------------------------------- - always @* - begin: api - // Default assignments. - bit_rate_new = 16'h0000; - bit_rate_we = 0; - data_bits_new = 4'h0; - data_bits_we = 0; - stop_bits_new = 2'b00; - stop_bits_we = 0; - tmp_read_data = 32'h00000000; - tmp_error = 0; - - if (cs) - begin - if (we) - begin - // Write operations. - case (address) - ADDR_BIT_RATE: - begin - bit_rate_new = write_data[15 : 0]; - bit_rate_we = 1; - end - - ADDR_DATA_BITS: - begin - data_bits_new = write_data[3 : 0]; - data_bits_we = 1; - end - - ADDR_STOP_BITS: - begin - stop_bits_new = write_data[1 : 0]; - stop_bits_we = 1; - end - - default: - begin - tmp_error = 1; - end - endcase // case (address) - end - else - begin - // Read operations. - case (address) - ADDR_CORE_NAME0: - begin - tmp_read_data = CORE_NAME0; - end - - ADDR_CORE_NAME1: - begin - tmp_read_data = CORE_NAME1; - end - - ADDR_CORE_TYPE: - begin - tmp_read_data = CORE_TYPE; - end - - ADDR_CORE_VERSION: - begin - tmp_read_data = CORE_VERSION; - end - - ADDR_BIT_RATE: - begin - tmp_read_data = {16'h0000, bit_rate_reg}; - end - - ADDR_DATA_BITS: - begin - tmp_read_data = {28'h0000000, data_bits_reg}; - end - - ADDR_STOP_BITS: - begin - tmp_read_data = {30'h0000000, stop_bits_reg}; - end - - default: - begin - tmp_error = 1; - end - endcase // case (address) - end - end - end - -endmodule // uart - -//====================================================================== -// EOF uart.v -//====================================================================== diff --git a/src/rtl/uart_regs.v b/src/rtl/uart_regs.v new file mode 100644 index 0000000..22591c4 --- /dev/null +++ b/src/rtl/uart_regs.v @@ -0,0 +1,149 @@ +//====================================================================== +// +// uart.v +// ------ +// Configuration registers for the uart core. +// +// +// Author: Joachim Strombergson +// Copyright (c) 2014, SUNET +// +// Redistribution and use in source and binary forms, with or +// without modification, are permitted provided that the following +// conditions are met: +// +// 1. Redistributions of source code must retain the above copyright +// notice, this list of conditions and the following disclaimer. +// +// 2. Redistributions in binary form must reproduce the above copyright +// notice, this list of conditions and the following disclaimer in +// the documentation and/or other materials provided with the +// distribution. +// +// THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS +// "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT +// LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS +// FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE +// COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, +// INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, +// BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; +// LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER +// CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, +// STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) +// ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF +// ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. +// +//====================================================================== + +module comm_regs + ( + input wire clk, + input wire rst, + + input wire cs, + input wire we, + + input wire [ 7 : 0] address, + input wire [31 : 0] write_data, + output wire [31 : 0] read_data + ); + + + //---------------------------------------------------------------- + // Internal constant and parameter definitions. + //---------------------------------------------------------------- + // API addresses. + localparam ADDR_CORE_NAME0 = 8'h00; + localparam ADDR_CORE_NAME1 = 8'h01; + localparam ADDR_CORE_TYPE = 8'h02; + localparam ADDR_CORE_VERSION = 8'h03; + + localparam ADDR_BIT_RATE = 8'h10; + localparam ADDR_DATA_BITS = 8'h11; + localparam ADDR_STOP_BITS = 8'h12; + + // Core ID constants. + localparam CORE_NAME0 = 32'h75617274; // "uart" + localparam CORE_NAME1 = 32'h20202020; // " " + localparam CORE_TYPE = 32'h20202031; // " 1" + localparam CORE_VERSION = 32'h302e3031; // "0.01" + + // The default bit rate is based on target clock frequency + // divided by the bit rate times in order to hit the + // center of the bits. I.e. + // Clock: 50 MHz, 9600 bps + // Divisor = 50*10E6 / 9600 = 5208 + localparam DEFAULT_BIT_RATE = 16'd5208; + localparam DEFAULT_DATA_BITS = 4'h8; + localparam DEFAULT_STOP_BITS = 2'h1; + + + //---------------------------------------------------------------- + // Registers including update variables and write enable. + //---------------------------------------------------------------- + reg [31: 0] tmp_read_data; + + + //---------------------------------------------------------------- + // Concurrent connectivity for ports etc. + //---------------------------------------------------------------- + assign read_data = tmp_read_data; + + + //---------------------------------------------------------------- + // Access Handler + //---------------------------------------------------------------- + always @(posedge clk) + // + if (rst) begin + terasic_top.bit_rate <= DEFAULT_BIT_RATE; + terasic_top.data_bits <= DEFAULT_DATA_BITS; + terasic_top.stop_bits <= DEFAULT_STOP_BITS; + end + else if (cs) begin + // + if (we) begin + // + // WRITE handler + // + case (address) + ADDR_BIT_RATE: + terasic_top.bit_rate <= write_data[15 : 0]; + ADDR_DATA_BITS: + terasic_top.data_bits <= write_data[3 : 0]; + ADDR_STOP_BITS: + terasic_top.stop_bits <= write_data[1 : 0]; + endcase + // + end else begin + // + // READ handler + // + case (address) + ADDR_CORE_NAME0: + tmp_read_data = CORE_NAME0; + ADDR_CORE_NAME1: + tmp_read_data = CORE_NAME1; + ADDR_CORE_TYPE: + tmp_read_data = CORE_TYPE; + ADDR_CORE_VERSION: + tmp_read_data = CORE_VERSION; + ADDR_BIT_RATE: + tmp_read_data = {16'h0000, terasic_top.bit_rate}; + ADDR_DATA_BITS: + tmp_read_data = {28'h0000000, terasic_top.data_bits}; + ADDR_STOP_BITS: + tmp_read_data = {30'h0000000, terasic_top.stop_bits}; + default: + tmp_read_data <= {32{1'b0}}; // read non-existent locations as zeroes + endcase + // + end + // + end + +endmodule // uart + +//====================================================================== +// EOF uart.v +//====================================================================== |