Age | Commit message (Expand) | Author |
---|---|---|
2020-01-21 | New FMC arbiter. FMC bus now runs at 45 MHz, while the system clock is 90 MHz, | Pavel V. Shatov (Meister) |
2018-07-05 | FMC arbiter overhaul. | Pavel V. Shatov (Meister) |
2015-10-29 | Initial commit | Paul Selkirk |
index : core/comm/fmc | ||
Verilog implementation of Flexible Memory Controller interface used to connect FPGA cores to STM32 MCU | git repositories |
aboutsummaryrefslogtreecommitdiff |
Age | Commit message (Expand) | Author |
---|---|---|
2020-01-21 | New FMC arbiter. FMC bus now runs at 45 MHz, while the system clock is 90 MHz, | Pavel V. Shatov (Meister) |
2018-07-05 | FMC arbiter overhaul. | Pavel V. Shatov (Meister) |
2015-10-29 | Initial commit | Paul Selkirk |