aboutsummaryrefslogtreecommitdiff
path: root/modexp_fpga_model_montgomery.cpp
AgeCommit message (Collapse)Author
2017-06-29Follow what Verilog does more precisely.Pavel V. Shatov (Meister)
2017-06-24Improved the model:Pavel V. Shatov (Meister)
* added CRT support * fixed bug in systolic array when operand width is not a multiple of array width
2017-06-13Initial commit of faster modular exponentiation model based on systolic ↵Pavel V. Shatov (Meister)
architecture.