index
:
test/novena_base
coretest_hashes
master
sha256_core
trng
Cryptech Novena FPGA baseline
git repositories
about
summary
refs
log
tree
commit
diff
log msg
author
committer
range
path:
root
/
rtl
/
src
/
verilog
Age
Commit message (
Collapse
)
Author
2015-02-03
(1) Updated core selector with logic to connect sha256. (2) Adding test sw ↵
Joachim Strömbergson
that is able to talk to the sha256 core and perform a hash operation.
2015-02-03
More attempts at getting the addresss decoder to work...
Joachim Strömbergson
2015-02-02
Passes build without any warnings.
Joachim Strömbergson
2015-02-02
Added real prefix detection of sha255 core.
Joachim Strömbergson
2015-02-02
Changed core_selector to instead use the cryptech sha256 core.
Joachim Strömbergson
2015-02-02
Changing to Verilog 2001 style interface. Changed port names to not have ↵
Joachim Strömbergson
inports called ootput etc. Read and write is better.
2015-02-01
Changed to Verilog 2001 interface. Added ports for Cryptech avalanche noise ↵
Joachim Strömbergson
board. Fixed layout.
2015-02-01
Added proper file headers to all verilog source files.
Joachim Strömbergson
2015-02-01
Removed trailing whitespace and ^M.
Joachim Strömbergson
2015-01-31
Adding all main hw source files and constraints.
Joachim Strömbergson