aboutsummaryrefslogtreecommitdiff
AgeCommit message (Collapse)Author
2014-05-07Adding prebuilt coretest_hashes that includes SHA-512.Joachim Strömbergson
2014-05-07Update of coretest_hashes to also include the sha512 core.Joachim Strömbergson
2014-05-07Update of prebuilt FPGA configuration with new coretest.Joachim Strömbergson
2014-04-01Refactored code to allow additions of test cases. Adding dual block message ↵Joachim Strömbergson
test cases as specified by NIST. Adding code for running huge message test. This test case si disabled due to bugs in coretest.
2014-03-17Adding project, assignment and clock setup files for Quartus and the TerasIC ↵Joachim Strömbergson
C5G board.
2014-03-17Adding bitstream file for coretest_hashes on the TerasIC C5G board.Joachim Strömbergson
2014-03-17Adding test program that checks the SHA-1 and SHA-256 cores and do single ↵Joachim Strömbergson
block hashing.
2014-03-17Updating address for uart to 8 bits which should be the default.Joachim Strömbergson
2014-03-13Adding Makefile to build the coretest_hashes subsystem.Joachim Strömbergson
2014-03-13Adding RTL to build the coretest_hashes subsystem with SHA-1 and SHA-256 cores.Joachim Strömbergson
2014-03-13Adding readme and license for the coretest_hashes subsystem.Joachim Strömbergson