aboutsummaryrefslogtreecommitdiff
path: root/common/rtl/clkmgr_dcm.v
blob: 7c851f10a1a3ba3d243e26e9c77cd8d4ff9cf77a (plain) (blame)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
//======================================================================
//
// clkmgr_dcm.v
// ---------------
// Xilinx DCM_SP primitive wrapper to avoid using Clocking Wizard IP core.
//
//
// Author: Pavel Shatov
// Copyright (c) 2015, NORDUnet A/S All rights reserved.
//
// Redistribution and use in source and binary forms, with or without
// modification, are permitted provided that the following conditions
// are met:
// - Redistributions of source code must retain the above copyright
//   notice, this list of conditions and the following disclaimer.
//
// - Redistributions in binary form must reproduce the above copyright
//   notice, this list of conditions and the following disclaimer in the
//   documentation and/or other materials provided with the distribution.
//
// - Neither the name of the NORDUnet nor the names of its contributors may
//   be used to endorse or promote products derived from this software
//   without specific prior written permission.
//
// THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
// IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
// TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A
// PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
// HOLDER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
// SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED
// TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
// PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
// LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
// NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
// SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
//
//======================================================================

module clkmgr_dcm
  (
   input wire  clk_in,
   input wire  reset_in,
  
   output wire gclk_missing_out,

   output wire clk_out,
   output wire clk_valid_out
   );
   
   
   //
   // Parameters
   //
   parameter    CLK_OUT_MUL     = 2;    // multiply factor for output clock frequency (2..32)
   parameter    CLK_OUT_DIV     = 2;    // divide factor for output clock frequency (1..32)
   
   
   //
   // DCM_SP
   //
   /* Xilinx-specific primitive. */
   wire        dcm_clk_0;
   wire        dcm_clk_feedback;
   wire        dcm_clk_fx;
   wire        dcm_locked_int;
   wire [ 7: 0] dcm_status_int;
   
   DCM_SP #
     (
      .STARTUP_WAIT             ("FALSE"),
      .DESKEW_ADJUST            ("SYSTEM_SYNCHRONOUS"),
      .CLK_FEEDBACK             ("1X"),
      
      .PHASE_SHIFT              (0),
      .CLKOUT_PHASE_SHIFT       ("NONE"),
      
      .CLKIN_PERIOD             (20.0), // 50 MHz => 20 ns
      .CLKIN_DIVIDE_BY_2        ("FALSE"),
      
      .CLKDV_DIVIDE             (5.000),
      .CLKFX_MULTIPLY           (CLK_OUT_MUL),
      .CLKFX_DIVIDE             (CLK_OUT_DIV)
      )
   DCM_SP_inst
     (
      .RST                      (reset_in),
      
      .CLKIN                    (clk_in),
      .CLKFB                    (dcm_clk_feedback),
      .CLKDV                    (),
      
      .CLK0                     (dcm_clk_0),
      .CLK90                    (),
      .CLK180                   (),
      .CLK270                   (),
      
      .CLK2X                    (),
      .CLK2X180                 (),
      
      .CLKFX                    (dcm_clk_fx),
      .CLKFX180                 (),
      
      .PSCLK                    (1'b0),
      .PSEN                     (1'b0),
      .PSINCDEC                 (1'b0),
      .PSDONE                   (),

      .LOCKED                   (dcm_locked_int),
      .STATUS                   (dcm_status_int),

      .DSSEN                    (1'b0)
      );


   //
   // Mapping
   //
   assign       gclk_missing_out= dcm_status_int[1];
   assign       clk_valid_out   = dcm_locked_int & ((dcm_status_int[2:1] == 2'b00) ? 1'b1 : 1'b0);


   //
   // Feedback
   //
   /* DCM_SP requires BUFG primitive in its feedback path. */
   BUFG BUFG_feedback
     (
      .I                (dcm_clk_0),
      .O                (dcm_clk_feedback)
      );

   //
   // Output Buffer
   //
   /* Connect system clock to global clocking network. */
   BUFG BUFG_output
     (
      .I                (dcm_clk_fx),
      .O                (clk_out)
      );


endmodule

//======================================================================
// EOF clkmgr_dcm.v
//======================================================================