1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
|
module modexpng_storage_manager
(
clk, rst,
wr_wide_xy_ena,
wr_wide_xy_bank,
wr_wide_xy_addr,
wr_wide_x_din,
wr_wide_y_din,
wr_narrow_xy_ena,
wr_narrow_xy_bank,
wr_narrow_xy_addr,
wr_narrow_x_din,
wr_narrow_y_din,
ext_wide_xy_ena,
ext_wide_xy_bank,
ext_wide_xy_addr,
ext_wide_x_din,
ext_wide_y_din,
ext_narrow_xy_ena,
ext_narrow_xy_bank,
ext_narrow_xy_addr,
ext_narrow_x_din,
ext_narrow_y_din,
rcmb_wide_xy_ena,
rcmb_wide_xy_bank,
rcmb_wide_xy_addr,
rcmb_wide_x_din,
rcmb_wide_y_din,
rcmb_narrow_xy_ena,
rcmb_narrow_xy_bank,
rcmb_narrow_xy_addr,
rcmb_narrow_x_din,
rcmb_narrow_y_din
);
//
// Headers
//
`include "../rtl_1/modexpng_parameters_x8_old.vh"
//
// Ports
//
input clk;
input rst;
output wr_wide_xy_ena;
output [ 1:0] wr_wide_xy_bank;
output [ 7:0] wr_wide_xy_addr;
output [17:0] wr_wide_x_din;
output [17:0] wr_wide_y_din;
output wr_narrow_xy_ena;
output [ 1:0] wr_narrow_xy_bank;
output [ 7:0] wr_narrow_xy_addr;
output [17:0] wr_narrow_x_din;
output [17:0] wr_narrow_y_din;
input ext_wide_xy_ena;
input [ 1:0] ext_wide_xy_bank;
input [ 7:0] ext_wide_xy_addr;
input [17:0] ext_wide_x_din;
input [17:0] ext_wide_y_din;
input ext_narrow_xy_ena;
input [ 1:0] ext_narrow_xy_bank;
input [ 7:0] ext_narrow_xy_addr;
input [17:0] ext_narrow_x_din;
input [17:0] ext_narrow_y_din;
input rcmb_wide_xy_ena;
input [ 1:0] rcmb_wide_xy_bank;
input [ 7:0] rcmb_wide_xy_addr;
input [17:0] rcmb_wide_x_din;
input [17:0] rcmb_wide_y_din;
input rcmb_narrow_xy_ena;
input [ 1:0] rcmb_narrow_xy_bank;
input [ 7:0] rcmb_narrow_xy_addr;
input [17:0] rcmb_narrow_x_din;
input [17:0] rcmb_narrow_y_din;
reg wr_wide_xy_ena_reg = 1'b0;
reg [ 1:0] wr_wide_xy_bank_reg;
reg [ 7:0] wr_wide_xy_addr_reg;
reg [17:0] wr_wide_x_din_reg;
reg [17:0] wr_wide_y_din_reg;
reg wr_narrow_xy_ena_reg = 1'b0;
reg [ 1:0] wr_narrow_xy_bank_reg;
reg [ 7:0] wr_narrow_xy_addr_reg;
reg [17:0] wr_narrow_x_din_reg;
reg [17:0] wr_narrow_y_din_reg;
task _update_wide;
input xy_ena;
input [ 1:0] xy_bank;
input [ 7:0] xy_addr;
input [17:0] x_din;
input [17:0] y_din;
begin
wr_wide_xy_ena_reg <= xy_ena;
wr_wide_xy_bank_reg <= xy_bank;
wr_wide_xy_addr_reg <= xy_addr;
wr_wide_x_din_reg <= x_din;
wr_wide_y_din_reg <= y_din;
end
endtask
task _update_narrow;
input xy_ena;
input [ 1:0] xy_bank;
input [ 7:0] xy_addr;
input [17:0] x_din;
input [17:0] y_din;
begin
wr_narrow_xy_ena_reg <= xy_ena;
wr_narrow_xy_bank_reg <= xy_bank;
wr_narrow_xy_addr_reg <= xy_addr;
wr_narrow_x_din_reg <= x_din;
wr_narrow_y_din_reg <= y_din;
end
endtask
task enable_wide;
input [ 1:0] xy_bank;
input [ 7:0] xy_addr;
input [17:0] x_din;
input [17:0] y_din;
begin
_update_wide(1'b1, xy_bank, xy_addr, x_din, y_din);
end
endtask
task enable_narrow;
input [ 1:0] xy_bank;
input [ 7:0] xy_addr;
input [17:0] x_din;
input [17:0] y_din;
begin
_update_narrow(1'b1, xy_bank, xy_addr, x_din, y_din);
end
endtask
task disable_wide;
begin
_update_wide(1'b0, 2'bXX, 8'hXX, {18{1'bX}}, {18{1'bX}});
end
endtask
task disable_narrow;
begin
_update_narrow(1'b0, 2'bXX, 8'hXX, {18{1'bX}}, {18{1'bX}});
end
endtask
always @(posedge clk)
//
if (rst) disable_wide;
else begin
//
if (ext_wide_xy_ena) enable_wide(ext_wide_xy_bank, ext_wide_xy_addr, ext_wide_x_din, ext_wide_y_din);
else if (rcmb_wide_xy_ena) enable_wide(rcmb_wide_xy_bank, rcmb_wide_xy_addr, rcmb_wide_x_din, rcmb_wide_y_din);
else disable_wide;
//
end
always @(posedge clk)
//
if (rst) disable_narrow;
else begin
//
if (ext_narrow_xy_ena) enable_narrow(ext_narrow_xy_bank, ext_narrow_xy_addr, ext_narrow_x_din, ext_narrow_y_din);
else if (rcmb_narrow_xy_ena) enable_narrow(rcmb_narrow_xy_bank, rcmb_narrow_xy_addr, rcmb_narrow_x_din, rcmb_narrow_y_din);
else disable_narrow;
//
end
assign wr_wide_xy_ena = wr_wide_xy_ena_reg;
assign wr_wide_xy_bank = wr_wide_xy_bank_reg;
assign wr_wide_xy_addr = wr_wide_xy_addr_reg;
assign wr_wide_x_din = wr_wide_x_din_reg;
assign wr_wide_y_din = wr_wide_y_din_reg;
assign wr_narrow_xy_ena = wr_narrow_xy_ena_reg;
assign wr_narrow_xy_bank = wr_narrow_xy_bank_reg;
assign wr_narrow_xy_addr = wr_narrow_xy_addr_reg;
assign wr_narrow_x_din = wr_narrow_x_din_reg;
assign wr_narrow_y_din = wr_narrow_y_din_reg;
endmodule
|