1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
|
module modexpng_mmm_pad
(
clk, rst_n,
fsm_state,
load_xy_addr_lsb,
pad_x_rd_addr, pad_y_rd_addr,
pad_x_rd_ena, pad_y_rd_ena,
pad_x_rd_dout, pad_y_rd_dout,
load_x_din, load_y_din
);
//
// Includes
//
`include "modexpng_parameters.vh"
//`include "modexpng_parameters_x8.vh"
`include "modexpng_mmm_fsm.vh"
//
// Parameters
//
parameter INDEX_WIDTH = 6;
//
// Ports
//
input clk;
input rst_n;
input [FSM_STATE_WIDTH-1:0] fsm_state;
input [INDEX_WIDTH-1:0] load_xy_addr_lsb;
input [WORD_WIDTH-1:0] load_x_din;
input [WORD_WIDTH-1:0] load_y_din;
input [INDEX_WIDTH-1:0] pad_x_rd_addr;
input [INDEX_WIDTH-1:0] pad_y_rd_addr;
input pad_x_rd_ena;
input pad_y_rd_ena;
output [WORD_WIDTH-1:0] pad_x_rd_dout;
output [WORD_WIDTH-1:0] pad_y_rd_dout;
//
// Registers
//
reg [INDEX_WIDTH-1:0] pad_x_wr_addr;
reg [INDEX_WIDTH-1:0] pad_y_wr_addr;
reg pad_x_wr_ena;
reg pad_y_wr_ena;
reg [ WORD_WIDTH-1:0] pad_x_wr_din;
reg [ WORD_WIDTH-1:0] pad_y_wr_din;
bram_1wo_1ro_readfirst_ce #
(
.MEM_WIDTH (WORD_WIDTH),
.MEM_ADDR_BITS (INDEX_WIDTH)
)
pad_x
(
.clk (clk),
.a_addr (pad_x_wr_addr),
.a_en (pad_x_wr_ena),
.a_wr (pad_x_wr_ena),
.a_in (pad_x_wr_din),
.a_out (), // unused
.b_addr (pad_x_rd_addr),
.b_en (pad_x_rd_ena),
.b_out (pad_x_rd_dout)
);
bram_1wo_1ro_readfirst_ce #
(
.MEM_WIDTH (WORD_WIDTH),
.MEM_ADDR_BITS (INDEX_WIDTH)
)
pad_y
(
.clk (clk),
.a_addr (pad_y_wr_addr),
.a_en (pad_y_wr_ena),
.a_wr (pad_y_wr_ena),
.a_in (pad_y_wr_din),
.a_out (), // unused
.b_addr (pad_y_rd_addr),
.b_en (pad_y_rd_ena),
.b_out (pad_y_rd_dout)
);
always @(posedge clk)
//
case (fsm_state)
//
FSM_STATE_LOAD_T1T2_3: begin
pad_x_wr_addr <= load_xy_addr_lsb;
pad_y_wr_addr <= load_xy_addr_lsb;
end
//
default: begin
pad_x_wr_addr <= {INDEX_WIDTH{1'bX}};
pad_y_wr_addr <= {INDEX_WIDTH{1'bX}};
end
//
endcase
always @(posedge clk)
//
case (fsm_state)
//
FSM_STATE_LOAD_T1T2_3: begin
pad_x_wr_din <= load_x_din;
pad_y_wr_din <= load_y_din;
end
//
default: begin
pad_x_wr_din <= load_x_din;
pad_y_wr_din <= load_y_din;
end
//
endcase
always @(posedge clk or negedge rst_n)
//
if (!rst_n) begin
pad_x_wr_ena <= 1'b0;
pad_y_wr_ena <= 1'b0;
end else case (fsm_state)
//
FSM_STATE_LOAD_T1T2_3: begin
pad_x_wr_ena <= 1'b1;
pad_y_wr_ena <= 1'b1;
end
//
default: begin
pad_x_wr_ena <= 1'b0;
pad_y_wr_ena <= 1'b0;
end
//
endcase
endmodule
|