{{{ #!htmlcomment This page is maintained automatically by a script. Don't modify this page by hand, your changes will just be overwritten the next time the script runs. Talk to your Friendly Neighborhood Repository Maintainer if you need to change something here. }}} {{{ #!html
Verilog 2001 implementation of the ChaCha stream cipher.
This core implements ChaCha with support for 128 and 256 bit keys. The number of rounds can be set from two to 32 rounds in steps of two. The default number of rounds is eight.
The core contains an internal 64-bit block counter that is automatically updated for each data block.
Each quarterround takes one cycle which means that the mininum latency will be 4*rounds. When the core is functionally correct we will add two more version with 2 and 4 parallel quarterrounds respectively. The four quarterounds version will achieve 1 cycle/round.
Implementation results using the Altera Quartus 13 design tool.
(2014-09-03) - Added a new port in the core to allow setting of the initial value of the counter. The top level wrapper currently sets this value to a constant zero.