Age | Commit message (Collapse) | Author | |
---|---|---|---|
2019-10-21 | Redesigned the testbench. Core clock does not necessarily need to be twice | Pavel V. Shatov (Meister) | |
faster than the bus clock now. It can be the same, or say four times faster. |
index : user/shatov/modexpng | ||
"Next-generation" modular exponentiation using the specialized DSP slices present in the Artix-7 FPGA | git repositories |
aboutsummaryrefslogtreecommitdiff |
Age | Commit message (Collapse) | Author | |
---|---|---|---|
2019-10-21 | Redesigned the testbench. Core clock does not necessarily need to be twice | Pavel V. Shatov (Meister) | |
faster than the bus clock now. It can be the same, or say four times faster. |