Age | Commit message (Collapse) | Author | |
---|---|---|---|
2015-06-02 | Adding 1024 bit test case from Rob to verify that it works in the model. | Joachim Strömbergson | |
2015-05-22 | Updated the C model with version of modexp that supports explicit, separate ↵ | Joachim Strömbergson | |
lengths for exponent and modulus. Also added new test cases, cleaned up code etc. | |||
2015-05-22 | Removed obsoleted temp parameter. | Joachim Strömbergson | |
2015-05-22 | Removed file that should not have been in the repo. | Joachim Strömbergson | |
2015-04-27 | Updating modexp core to v 0.50. This version contains a working core that ↵ | Joachim Strömbergson | |
can perform sign and verify with big keys/values. The core builds ok in Altera and Xilinx FPGA tools. This commit also includes a new testgenerator capable of generating testbench for modexp with autgenerated test data of different lengths. The README has been updated with status and implementation results in for different FPGA devices. | |||
2015-04-24 | (1) Adding auto generated testbench for verilog. (2) Update of the test ↵ | Joachim Strömbergson | |
generator. (3) Update of the Makefile to run test generator. | |||
2015-03-13 | Adding java rsa functional model. | Joachim Strömbergson | |
2015-03-13 | Adding c model for the modexp core. | Joachim Strömbergson | |